# ADM-XRC-7K1 User Manual Document Revision: 1.7 16th April 2019 # © 2019 Copyright Alpha Data Parallel Systems Ltd. All rights reserved. This publication is protected by Copyright Law, with all rights reserved. No part of this publication may be reproduced, in any shape or form, without prior written consent from Alpha Data Parallel Systems Ltd. LIS Office Head Office Addressz Sulte LAA, 160 Dundee Street, Enfortung, EHH1 100, UK 611 Copporate Circle, Sulte H Golden, CO 80401 Telephone: +44 131 558 2600 (303) 954 8768 Fac: +44 131 558 2700 (866) 820 9956 - 101 free (866) 820 9956 - 101 free website: 869 820 9956 - 101 free hydrowaspha-data.com website: 110 / Www.apha-data.com sales@alpha-data.com All trademarks are the property of their respective owners. # Table Of Contents | 1 | Overview | • | |------------------|-------------------------------------------------------|------| | 11 | Introduction | | | 1.2 | Key Features | | | 1.3 | Block Diagram | | | 1.4 | Order Code | | | 1.5 | References and Specifications | | | 2 | PCB Information | 9 | | 21 | Physical Specifications | | | 22 | Motherboard / Carrier Requirements | | | 2.3 | Power Requirements | | | 2.4 | Headers. Switches and LEDs | | | 241 | Locations | | | 242 | Switch Definitions | | | 243 | LED Definitions | | | 2.4.3.1 | Main LEDs | | | 2.4.3.2 | Ethernet LEDs | | | 3 | Installation | | | 31 | Software Installation | | | 3.7 | Hardware Installation | | | 321 | Handling Instructions | | | 3.2.1 | Installation in ADC-XMC-II Carrier | : | | 4 | Firmware | | | 41 | Bridge FPGA | | | 4.1 | PCIe Endpoint | | | 4.1.1 | Target FPGA Configuration | | | 4.1.2 | | | | 4.1.4 | MPTL Bus | | | 42 | Flash Memory | | | 4.2 | | | | 4.3.1 | System Monitor Automatic Over-Temperature Protection | | | 4.3.1 | | | | 4.3.2 | System Monitor Status LEDs | | | 4.4 | Control CPLDIPMI EEPROM | | | 4.5<br>5 | | | | 51 | Target FPGA | | | 5.1 | Target FPGA Characteristics | | | 521 | IO Bank Utilisation | | | 5.2.1 | MGT Banks | | | 5221 | High Performance I/O Banks | | | 5222 | Gigabit Ethernet | | | | | | | 5.2.3<br>5.2.3.1 | High Range I/O Banks | | | 5.2.3.1 | | | | | P4 GPIO | | | 5.2.3.3 | XRM GPIO | | | 5.3 | Clocks | | | 5.3.1 | 200MHz Reference Clock (REFCLK200M) | | | 5.3.2 | 250MHz Reference Clock (REFCLK250M) | | | 5.3.3 | PCIe Reference Clock 0 (PCIEREFCLK0) | | | 5.3.4 | PCIe Reference Clock 1 (PCIEREFCLK1) | | | 5.3.5 | Programmable Clocks (PROGCLK0:1) | | | 5.3.6 | Module-Carrier Global Clock (GCLK_M2C) | | | 5.3.7 | Module-Carrier MGT Clock (MGTCLK M2C) | . 2. | | 5.3.8 | Carrier-Module PECL Clock (PECL_CLK_C2M) | 2 | |------------|------------------------------------------|----| | 5.4 | Configuration | 24 | | 5.4.1 | JTAG | 24 | | 5.4.2 | Select Map (via the Bridge FPGA) | 24 | | 5.4.3 | Quad SPI Flash | 24 | | Appendix | A Rear Connector Pinouts | 27 | | A.1 | Primary XMC Connector, P5 | 2 | | A.1.1 | P5 Pinout | 2 | | A.1.2 | P5 Signal Description | | | A.2 | Secondary XMC Connector, P6 | 29 | | A.2.1 | P6 Pinout | | | A.2.2 | P6 Signal Description | | | A.2.3 | P6 GPIO Pin Map | | | A.3 | PMC Connector P4 | | | A.3.1 | P4 Pinout | | | A.3.2 | P4 Signal Description | | | A.4 | Rear MGT Connections to the Target FPGA | | | Appendix I | B Front (XRM) Connector Pinouts | 37 | | B.1 | XRM Connector CN1, Field 1 | 38 | | B.2 | XRM Connector CN1, Field 2 | | | B.3 | XRM Connector CN1, Field 3 | 40 | | B.4 | XRM Connector CN2 | 4 | # List of Tables | Table 1 | Build Options | 3 | |----------|--------------------------------------------|---| | Table 2 | References | 4 | | Table 3 | Physical Specifications | 5 | | Table 4 | Switch Definitions | 7 | | Table 5 | Main LED Definitions | | | Table 6 | Voltage Rails Monitored by Microcontroller | 2 | | Table 7 | Temperatures Monitored by Microcontroller | | | Table 8 | Voltage Rails Monitored by Bridge FPGA | | | Table 9 | Temperatures Monitored by Bridge FPGA | 3 | | Table 10 | Temperature Limits | 3 | | Table 11 | System Monitor Status | 3 | | Table 12 | Target FPGA Characteristics | 4 | | Table 13 | XRM GPIO Groups | | | Table 14 | REFCLK200M Connections | 1 | | Table 15 | REFCLK250 Connections | | | Table 16 | PCIEREFCLK0 Connections | | | Table 17 | PCIEREFCLK1 Connections | | | Table 18 | PROGCLK Connections | | | Table 19 | GCLK_M2C Connections | | | Table 20 | MGTCLK_M2C Connections | | | Table 21 | PECL_CLK_C2M Connections | 3 | | Table 22 | P5 Pinout | | | Table 23 | P5 Signal Description | | | Table 24 | P6 Pinout | 9 | | Table 25 | P6 Signal Description | 0 | | Table 26 | P6 GPIO Pin Map | | | Table 27 | P4 Pinout | 3 | | | | | | Table 28 | P4 Signal Description | 5 | |----------|-----------------------------------------|---| | Table 29 | Rear MGT Connections to the Target FPGA | ŝ | | Table 30 | XRM Connector CN1, Field 1 | 8 | | Table 31 | XRM Connector CN1, Field 2 | ð | | Table 32 | XRM Connector CN1, Field 3 | Ò | | Table 33 | XRM Connector CN2 | 1 | # List of Figures | Figure 1 | ADM-XRC-7K1 Block Diagram | 2 | |----------|-------------------------------------|------| | Figure 2 | Headers, Switches and LED Locations | 6 | | Figure 3 | Flash Memory Map | . 11 | | Figure 4 | IO Banks | . 15 | | Figure 5 | Clocks | . 20 | | Figure 6 | JTAG Header J1 | . 24 | | Figure 7 | JTAG Boundary Scan Chain | . 24 | | - | | | Page Intentionally left blank ## 1 Overview #### 1.1 Introduction The <br/> <br/> ADM-XRC-7K1</b> is a high-performance XMC based around the Xilinx<br/> Mintex-7 FPGA. This card supports XC7K325T and KC7K410T devices in the FFG900/FBG900 package. Xilinx™ Kintex-7 devices are the mid-range of Xilinx™'s three-tier 7-Series FPGA family, offering a balance between power consumption and performance. The -dx-ADM-XRC-YK (-dx- includes a separate FPGA with a PCIe bridge developed by Ajha Data. This quarantees a read-made data channel capable of transfering QSBs in each infection between the boards host interface and the target FPGA. The bridge FPGA relieves the user of the need to integrate a propierty core, such as a PCIe endpoint, in their FPGA design. The fixed design in the bridge FPGA allows the board to be immediately identified on the PCI but by the host system and it run recognised by the Ajha Data ABCS Device Driver. This exposes a set of CAPI calls, enabling the user to easily perform tasks such as configuring the target FPGA and transferring data in and out of the FPGA. The <br/> -ADM-XRC-7K1</b> is targeted for use on PCIe carrier cards as well as 3U and 6U VPX carrier cards. Its Rear I/O (P4 and P6) is compatible with various VITA 46.9 PMC/XMC to VPX signal mapping configurations. ## 1.2 Key Features #### **Key Features** - Single-width XMC, compliant to VITA Standard 42.0 and 42.3 - · Dedicated 4-lane PCI-Express Gen 2 interface with high-performance DMA controllers - 4 additional GTX links between target FPGA and P5 - Support for Kintex-7 FPGAs in FFG/FBG900 package - 2 independent banks of DDR3-1600 SDRAM, 256MB/bank, 512MB total. Alternatively, 2 independent banks of DDR3-800 SDRAM, 512MB/bank, 1GB total - Front-panel (XRM) interface with adjustable voltage, with 146 GPIO signals and potential for 8 GTX links to target FPGA (2 dip-switch selectable groups of 4 GTX links routed to either XRM or P6) - Rear-panel (XMC) interface, with 38 GPIO signals and potential for 8 GTX links from P6 to target FPGA (2 dip-switch selectable groups of 4 GTX links routed to either XRM or P6). Build option to replace 4 GTX links with a 10/100/10008ase-T Ethernet link - Rear-panel (PMC) interface with 64 GPIO signals from P4 to target FPGA (Inclusion of P4 connector is a build option) - Rear-Panel I/O (P6 and P4) compatible with 3U and 6U VPX carriers featuring various VITA 46.9 PMC/ XMC to VPX signal mapping configurations - On-board programmable clocks enabling multiple protocols to be implemented on the target FPGA's high-speed links - Voltage and temperature monitoring - · Air-cooled and conduction-cooled configurations # 1.3 Block Diagram Figure 1 : ADM-XRC-7K1 Block Diagram ## 1.4 Order Code ## ADM-XRC-7K1/z-y(m)(c)(p)(e) | Name | Symbol | Configurations | |---------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------| | Kintex-7 Device | z | K325T, K410T | | Kintex-7 Speed | у | 1,2,3 | | Memory | m | blank = Two banks each of 256 MBytes at 1600 MT/s<br>/1 = Two banks of 512 MByte at 800 MT/s | | Cooling | С | blank = air cooled commercial<br>/ACE = Extended air cooled commercial<br>/AC1 = air cooled industrial<br>/CC1 = conduction cooled industrial | | P4 Fitted | р | blank = not fitted<br>/P4 = P4 connector fitted | | Ethernet I/F Fitted | е | blank = not fitted<br>/GE = Ethernet I/F fitted | Table 1 : Build Options # 1.5 References and Specifications | ANSI/VITA 42.0 | <i>XMC Standard</i> , December 2008, VITA, ISBN 1-885731-49-3 | | | |------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--| | ANSI/VITA 42.3 | <i><i>×XMC PCI Express Protocol Layer Standard</i>, June 2006, VITA, ISBN 1-885731-43-4</i> | | | | ANSI/VITA 46.9 | <i>PMC/MXC Rear I/O Fabric Signal Mapping on 3U and 6U VPX Modules<br/>Standard</i> , November 2010, VITA, ISBN 1-885731-63-9 | | | | ANSI/IEEE 1386-2001 | <i>IEEE Standard for a Common Mezzanine Card (CMC) Family</i> , October 2001, IEEE, ISBN 0-7381-2829-5 | | | | ANSI/IEEE 1386.1-2001 | <i>ISEEE Standard Physical and Environmental Layers for PCI Mezzanine Cards<br/>(PMC)</i> , October 2001, IEEE, ISBN 0-7381-2831-7 | | | | ANSI/VITA 20-2001<br>(R2005) | <i>Conduction Cooled PMC</i> , February 2005, VITA, ISBN 1-885731-26-4 | | | Table 2 : References ## 2 PCB Information # 2.1 Physical Specifications | Form Factor | Single Width XMC | |----------------------------|------------------| | Length | 149.0 mm | | Width | 74.0 mm | | Height | 10.0 mm | | Weigth (air-cooled) | TBD | | Weigth (conduction-cooled) | TBD | Table 3 : Physical Specifications ## 2.2 Motherboard / Carrier Requirements The -b-ADM-XRC-7K1 -(b- is a single width XMC.3 mezzanine with optional P6 and P4 connectors. The motherboard/carrier must comply with the XMC.3 (VITA 42.3) specification for the Primary XMC connector, J5. The Secondary XMC connector. P6 has a pinout compatible with various XMC to VPX signal maps as defined by y VITA 46.9. In particular the the Gligable Themen thirdness is part of the VITA 46.9 X12d signal group, making it accessible on most VPX carriers. Please consult the pinouts in this user-guide as-well as those of the carrier manufacturer prior to installation. Assistance can be provided by Alpa Data. #### IMPORTANT Connector P6 on the card is not compatible with the VITA 42.10 (XMC GPIO) Standard. In particular, USB VCC must not be applied on this connector. The <b>ADM-XRC-7K1</b> is compatible with either 5V or 12V on the "VPWR" power rail. ## 2.3 Power Requirements The power dissipation of the board is highly dependent on the Target FPGA application. A power estimator spreadsheet is available on request from Alpha Data. This should be used in conjunction with Xilinx<sup>111</sup> power estimation tools to determine the exact current requirements for each power rail. ## 2.4 Headers, Switches and LEDs #### 2.4.1 Locations The location of the onboard headers, switches and LEDs are shown in Figure Headers, Switches and LED Locations Figure 2: Headers. Switches and LED Locations ## 2.4.2 Switch Definitions | Switch<br>Ref. | Function | ON State | Off State | |----------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------| | SW1-1 | P6 Lanes (3:0)<br>Enable | Connector P6 lanes (3:0) connected<br>directly to the target FPGA.<br>XRM connector CN2 lanes (3:0) open-<br>circuited. | Connector P6 lanes (3:0) open-circuited. XRM connector CN2 lanes (3:0) connected directly to the target FPGA. | | SW1-2 | P6 Lanes (7:4)<br>Enable | Connector P6 lanes (7:4) connected<br>directly to the target FPGA.<br>XRM connector CN2 lanes (7:4) open-<br>circuited. | Connector P6 lanes (7:4) open-circuited. XRM connector CN2 lanes (7:4) connected directly to the target FPGA. | | SW1-3 | Bridge Bypass | Bridge FPGA is bypassed - PCle lanes<br>(3:0) are connected directly to the target<br>FPGA. | Bridge FPGA is used. PCle lanes (3:0) are connected to the bridge. | | SW1-4 | Flash Boot<br>Inhibit | Target FPGA is not configured from<br>onboard flash memory. | Target FPGA is configured from on-board<br>flash memory. | | SW1-5 | XMC JTAG | Connect JTAG chain to P5. | Isolate JTAG chain from P5. | | SW1-6 | E-Fuse | Enable E-Fuse programming voltage (VccEFuse = 2.5V). | Disable E-Fuse programming voltage (VccEFuse = 0V). | | SW1-7 | Systom<br>Monitor<br>Upgrade | Reserved for factory use. | Normal Operation. | | SW1-8 | SPI Flash<br>Select | Target FPGA configured on power-up by onboard SPI flash device. | Target FPGA configured on power-up by<br>by bridge FPGA. | Table 4 : Switch Definitions #### 2.4.3 LED Definitions ## 2.4.3.1 Main LEDs | Comp. Ref. | Function | ON State | Off State | |-------------|---------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------| | D4 (Green) | System Monitor<br>Status | See Table 11, "System Monitor Status" | | | D5 (Green) | Bridge FPGA<br>Done | Bridge FPGA is configured | Bridge FPGA is unconfigured | | D6 (Green) | Target FPGA<br>Done | Target FPGA is configured | Target FPGA is unconfigured | | D7 (Amber) | MVMRO | Inhibit writes to non-volatile memories | Enable writes to non-volatile memories. | | D8 (Red) | System Monitor<br>Status | See Table 11, "System Monitor Status" | | | D9 (Green) | P6 Lanes (3:0)<br>enabled | P6 Lanes (3:0) enabled.<br>XRM connector CN2 lanes (3:0)<br>disabled | P6 Lanes (3:0) disabled.<br>XRM connector CN2 lanes (3:0)<br>enabled | | D10 (Green) | P6 Lanes (7:4)<br>enabled | P6 Lanes (7:4) enabled.<br>XRM connector CN2 lanes (7:4)<br>disabled | P6 Lanes (7:4) disabled.<br>XRM connector CN2 lanes (7:4)<br>enabled | | D11 (Amber) | Bridge Bypass | Bridge FPGA is bypassed - PCle lanes<br>(3:0) are connected directly to the<br>target FPGA | Bridge FPGA is used. PCle lanes (3:0) are connected to the bridge. | | D12 (Amber) | XMC JTAG | On-board JTAG chain connected to P5 | On-board JTAG chain is isolated from<br>P5 | | D20 (Amber) | SPI Flash<br>Select | Target FPGA configured on power-up<br>by onboard SPI flash device. | Target FPGA configured on power-up<br>by by bridge FPGA. | | D21 (Red) | Pwr Rail Fault | Power rail fault detected | Power rails operating normally | Table 5 : Main LED Definitions ## 2.4.3.2 Ethernet LEDs Ethernet functionality is limited to boards fitted with a Kintex-7 Target FPGA with "-2" speed-graded silicon or Please contact Alpha Data for further information. ## 3 Installation #### 3.1 Software Installation Please refer to the Software Development Kit (SDK) installation CD. The SDK contains drivers, examples for host control and FPGA design and comprehensive help on application interfacing. ## 3.2 Hardware Installation ## 3.2.1 Handling Instructions The components on this board can be damaged by electrostatic discharge (ESD). To prevent damage, observe ESD precautions: - Always wear a wrist-strap when handling the card - Hold the board by the edges - Avoid touching any components Store in ESD safe bag. #### 3.2.2 Installation in ADC-XMC-II Carrier Note: Note: This operation should only be performed while the ADC-XMC-II carrier is not powered. The ADM-XRC-7K1 should be secured to the ADC-XMC-II carrier using M2.5 screws in the four holes provided. Refer to the supplied ADC-XMC-II carrier documentation for switch configurations. ## 4 Firmware The ADM-XRC-7K1 is equipped with firmware that performs a number of essential on-board tasks, enabling the user to focus on target FPGA application development. In normal circumstances these devices do not need modification by the board user. These tasks include power supply sequencing, power supply and temperature monitoring, FPGA configuration and PCIe Endpoint instantiation. This section provides a brief overview of each item of firmware. ## 4.1 Bridge FPGA The bridge FPGA contains a fixed IP design that allows a host system with the Alpha Data ADB3 driver installed to communicate with the board. API functions provided by the driver allow user applications to perform simple tasks such as configuring the target FPGA and reading sensor information, and also more complex tasks such as DMA transfers. A complete list of these API functions can be found in the ADMXRC3 API Specification. # 4.1.1 PCIe Endpoint The bridge FPGA is configured on power-up from the onboard flash device. The instantiated bridge design includes a x4 Gen 2 PCIe endpoint routed to lanes (3:0) on connector P5. A host PCIe system will detect and configure this PCIe endpoint during it's boot process and afterwards hand ## 4.1.2 Target FPGA Configuration Running simulataneously to the PCle endpoint configuration, the bridge FPGA is tasked with configuring the target FPGA, using a group of GPIO pins to the drive the target FPGA's Select Map interface. In the board's default factory configuration, the bridge configures the target FPGA with the "Simple" FPGA design. The source code for this design can be found in the ADMXRC Gen 3 SDK. control of the bridge device to the Alpha Data ADB3 device driver. #### 4.1.3 MPTL Bus The "Simple" Target FPGA design mentioned in the previous section implements a common block of IP available in the SDK named "mptl\_if\_target\_wrap". Paired with a corresponding block of IP in the bridge FPGA, this brings up a high-speed serial data channel between the FPGAs: Alpha Data's proprietary Multiplexed Packet Transport Link (MPTL). Thus, the ADM-XRC-7K1 has a ready-made bus capable of 2GB/s data rates in each direction, alleviating from the the user the task of instantiating their own PCIe endpoint, or equivalent, in the target FPGA. #### 4.1.4 Bridge Bypass Mode Bridge bypass mode is enabled by setting switch SW1-3 to the ON position. In this mode, lanes (3:0) on connector P5 are routed directly to the target FPGA. Combined with lanes (7:4), which are always routed directly to the target FPGA, the user can instantiate a x8 PCIe endpoint in the target FPGA. Note that whilst in Bridge Bypass mode, the bridge FPGA will still configure the target FPGA on power-up, provided switch SW1-8 (SPI Flash select) and SW1-4 (Flash Boot Inhibit), are both in the OFF position. Firmware Page 10 ad-ug-1227 v1 7.pdf ## 4.2 Flash Memory $A\,512Mb\ Flash\ Memory\ (Intel\ /\ Numonyx\ PC28F512P30EF)\ is\ used\ to\ store\ the\ configuration\ bitstreams\ for\ the\ Bridge\ and\ Target\ FPGAs.$ The flash memory cannot be accessed by the target FPGA. Host access is only possible via the Bridge FPGA using API functions. Utilities for erasing, programming and verification of the flash memory, which implement these API functions, are provided in the ADM-XRC Gen 3 SDK. <b>Write Protect</b> The Flash Write Protect (WP#) pin is connected to an inverted version of the NVMRO signal at the XMC interface. When the VNMRO signal is active (High), all writes to the flash will be inhibited. This state will be indicated by the Amber LED D7, as shown in Figure Headers, Switches and LED Locations. Figure 3 : Flash Memory Map ## 4.3 System Monitor The ADM-XRC-7K1 has an onboard Atmel AVR microcontroller (uC) used for system monitoring. The microcontroller continually measures all voltage rails and temperature sensors and transmits the results to the bridge FPGA. The following voltage rails and temperatures are monitored by the microcontroller: | Voltage Rail | Description | |--------------|-------------------------------------------| | VPWR | Board Input Supply (either 5.0V or 12.0V) | | 12.0V | Internally generated 12V Supply | | 5.0V | Internally generated 5V supply | | 3.3V | Board Input Supply | | 2.5V | Bridge and Target FPGA VCCO/VCCAUX | | 2.0V | Target FPGA VCC AUX IO | | 1.8V | Flash Memory | | 1.8V | Target FPGA MGT AVCC AUX | | 1.5V | DDR3 SDRAM, Target FPGA memory I/O | | Variable | Target FPGA XRM VCCO | | 1.0V | Bridge and Target FPGA VCC INT | | 1.2V | Target FPGA MGT AVTT | | 1.2V | Target FPGA MGT AVCC | | 1.2V | Bridge FPGA MGT AVCC | Table 6: Voltage Rails Monitored by Microcontroller | Temperature Monitor Point | | |-----------------------------------------------------|--| | Microcontroller internal temperature | | | TMP421 internal temperature | | | Bridge FPGA on-die temperature (measured in TMP421) | | | Target FPGA on-die temperature (measured in TMP421) | | Table 7: Temperatures Monitored by Microcontroller In addition, the following voltage rails and temperatures are monitored by a Xilinx™ System Monitor block within the FPGA: | Voltage Rail | Description | |--------------|--------------| | 1.0V | FPGA VCC INT | | 2.5V | FPGA VCC AUX | Table 8 : Voltage Rails Monitored by Bridge FPGA Page 12 Firmware ad-uo-1227 y1 7.pdf Temperature Monitor Point Bridge FPGA on-die temperature #### Table 9 : Temperatures Monitored by Bridge FPGA The SDK includes two example applications ("sysmon" and "monitor") that read the system monitor sensor values. ## 4.3.1 Automatic Over-Temperature Protection The system monitor checks that the board and FPGA are being operated within the specified limits. If the temperature is within 10 °C of the upper or lower limit, a "Warning Alarm" interrupt is set. If a limit is exceeded, a "Critical Alarm" interrupt is set. After the Critical Alarm is set, there is a 5 second delay before the system monitor unconfigures the FPGA by asserting its "PROG" pin. The purpose of this mechanism is to protect the card from damage due to over-temperature. It is possible that it will cause the user application and, possibly, the host computer to 'hang'. The temperature limits are shown in Table Temperature Limits. Note that the Min and Max values include a 5°C margin to prevent measurement errors triggering a false alarm. | | Commercial | | | Industrial | | | Extended | | | | | | |-----------------|------------|---------------|---------------|------------|-------|---------------|---------------|-------|------|---------------|---------------|-------| | | Min | Lower<br>Warn | Upper<br>Warn | Max | Min | Lower<br>Warn | Upper<br>Warn | Max | Min | Lower<br>Warn | Upper<br>Warn | Max | | Microcontroller | -40°C | -30°C | 75°C | 85°C | -45°C | -35°C | 95°C | 105°C | -5°C | 5°C | 95°C | 105°C | | PCB | -5°C | 5°C | 65°C | 75°C | -45°C | -35°C | 95°C | 105°C | -5°C | 5°C | 95°C | 105°C | | Bridge FPGA | -5°C | 5°C | 80°C | 90°C | -45°C | -35°C | 95°C | 105°C | -5°C | 5°C | 95°C | 105°C | | Target FPGA | -5°C | 5°C | 80°C | 90°C | -45°C | -35°C | 95°C | 105°C | -5°C | 5°C | 95°C | 105°C | Table 10: Temperature Limits #### 4.3.2 System Monitor Status LEDs | Status | D4 (Green) | D8 (Amber) | |---------------------------------------------------------------------------------------|------------------------|------------------------| | Standby (3V3 Aux Only) | On | On | | Running and No Alarms | On | Off | | Warning - temperature reading approaching limit or supply rail out of range | Blink | On | | Critical Countdown - temperature reading out of range - target FPGA due to be cleared | Blink | Blink | | Critical temperature reading out of range - target FPGA has been cleared | Off | Blink | | Factory Programming Mode | Blink<br>(Alternating) | Blink<br>(Alternating) | Table 11: System Monitor Status ## 4.4 Control CPLD A Xilinx™ XC2C64A CPLD appears in the JTAG chain along with the bridge and target FPGAs. This is used for propagating DIP switch settings to the onboard devices, LED driving and level translation. #### 4.5 IPMI EEPROM A 2 Kbit I2C EEPROM (type M24C02) is connected to the XMC IPMI. This memory contains board information (type, voltage requirements etc.) as defined in the XMC based specification. Note: In board revisions 1 to 3 the address lines (GA[2..0]) to this eeprom were flipped. This error has been corrected from board revision 4 onwards ## 5 Target FPGA #### 5.1 Target FPGA Characteristics The ADM-SRC-ZKI supports Kintex-F K325T and K410T devices in the FFG9000 and F80900 package. The distinguishing characteristics of these devices are described in table Target FFGA Characteristics. These figures are taken from the Kintex-7 FFGA Feature Summany available in the Xilinx\* Kintex-7 datasheet. The maximum user I/O does not change with device selected and is split between the PS, P6 and XRM external connectors, the onboard memory. The Etherner FHY and the Bridge FFGA Indis. | Device | Logic Cells | Slices | Distributed<br>RAM | DSP Slices | Block RAM | CMTs | PCle Hard<br>Macros | |----------|-------------|--------|--------------------|------------|-----------|------|---------------------| | XC7K325T | 326,080 | 50,950 | 4,000 Kb | 840 | 16,020 Kb | 10 | 1 | | XC7K410T | 406,720 | 63,550 | 5,663 Kb | 1,540 | 28,620 Kb | 10 | 1 | Table 12: Target FPGA Characteristics ## 5.2 IO Bank Utilisation The layout of the target FPGA's I/O banks are shown in Figure IO Banks. Figure 4 : IO Banks The Kintex-7 FPGA has three distinct types of I/O banks: MGT banks, High-Range banks and High-Performance banks. The compatible I/O standards vary between each type of bank. The Xillinx \* The Tillinx\*\* 7 Series FPGAs Select/O Resources user guide should be consulted for further information. The sections that follow describe how the banks are divided between the onboard features and external connectors. #### 5.2.1 MGT Banks The <b>ADM-XRC-7K1</b>'s target FPGA has four MGT banks, each containing four transceivers. The four transceivers in Bank 115 are normally routed to the bridge FPGA forming the onboard MPTL bus, but can be routed directly to connector P5 lanes (0:3) by moving switch SW1-3 to the ON position, enabling Bridge Bypass Mode. The four transceivers in Bank 116 are routed to connector P5 lanes (4:7). The four transceivers in Bank 117 are normally routed to connector XRM lanes (0:3), but can be routed instead to P6 lanes (0:3) by moving switch SW1-1 to the ON position. The four transceivers in Bank 118 are normally routed to connector XRM lanes (4:7), but can be routed instead to P6 lanes (4:7) by moving switch SW1-2 to the ON position. XRM Lanes (0:6) are routed through the Samtec QSE-DP connector, CN2. Lane (7) is routed through the Samtec QSH connector, CN1. The complete MGT pin mapping is shown in Appendix A.4. #### 5.2.2 High Performance I/O Banks The high performance I/O banks are used with the onboard DDR3 Memory and Gigabit Ethernet devices. #### 5.2.2.1 DDR3 Memory Two memory configurations are available: banks with a capacity of 2 Gb capable of running at 800 MHz (1600 Mb/s) or banks with a capacity of 4 Gb capable of running at 400 MHz (800 Mb/s). Mb/s) or banks with a capacity of 4 Gb capable of running at 400 MHz (800 Mb/s). FPGA Banks 33 and 34 each provide an interface to one memory bank/device. For maximum pin utilisation, the 200MHz reference clocks for each memory bank are routed into the FPGA through the adjacent bank 32. As exemplified in the constraints files contained in the ADMXRC3 SDK for the <b>ADM-XRC-7K1<b>b>, bank 32. must also be used to cascade DCI to banks 33 and 34. The trade-off between memory capacity and transfer rate is determined by how the Vref I/O pins on the FPGA are utilised. The memory interfaces use stub-series transceiver logic (SSTL) which is a single-ended I/O standard with a differential input buffer. The reference voltage for the differential buffer is normally generated outside of the FPGA and supplied through the Vref I/O pins. However, when the user chooses to generate Vref internally, two I/O pins are freed up; one of which can be used for an extra address line to the memory devices, allowing 4Gb devices to be used. The compromise is that using internal VREF limits the transfer rate to 400 MHz (800Mb/s). The memory banks are arranged for compatibility with the Xilinx™ Memory Interface Generator (MIG). Full details of the interface, signaling standards and an example design are provided in the SDK. #### 5.2.2.2 Gigabit Ethernet Ethernet functionality is limited to boards fitted with a Kintex-7 Target FPGA with "-2" speed-graded silicon or faster. Please contact Alpha Data for further information. #### 5.2.3 High Range I/O Banks The high range I/O banks are used for GPIO between the FPGA and three of the external connectors: the XRM front panel interface and rear connectors P4 and P6. #### 5.2.3.1 P6 GPIO There are 38 GPIO signals routed between connector P6 and high range bank 12. The signals are routed differentially and can therefore can be used as 38 single-ended signals or as 19 differential pairs. Whilst the I/O voltage for bank 12 is fixed at 2.5V, level translating quick switches between the FPGA and P6 ensure P6's GPIO is compatible with both 3.3V and 2.5V signalling levels. The complete P6 pinout is shown in Appendix A.2.1. #### 5.2.3.2 P4 GPIO There are 64 GPIO signals routed between connector P4 and high range banks 12.13 and 14. The signals are routed differentially and can therefore can be used as 64 single-ended signals or as 32 differential pairs. Whilst the I/O voltage for banks 12,13 and 14 is fixed at 2.5V, level translating quick switches between the FPGA and P4 ensure P4's GPIO is compatible with both 3.3V and 2.5V signalling levels. The complete P4 pinout is shown in Appendix A.3.1. #### 5.2.3.3 XRM GPIO The XRM general purpose IO (GPIO) signals are connected in 4 groups to the Target FPGA, with each group routed to an invidual high range bank. Each group consists of 16 standard I/O pairs, a Regional Clock Capable pair and either 2 or 4 single-ended signals. There are no on-board terminations on the pairs and any can be used in single-ended modes. To allow fast data transfer, all of the GPIO signals within a group are delay matched to within 100ps. All the XRM GPIO signals and FPGA IO banks share a common voltage, XRM\_VIO, that can be 2.5V, 1.8V, 1.5V or 1.2V. The required voltage is stored within the platform management PROM on the XRM. | Group | FPGA<br>Bank | Name | Function | |---------|--------------|----------------|---------------------------------------------| | | | XRM_DA (15:0) | 16 diff. Pairs / 32 single-ended | | Group A | 18 | XRM_DA_CC (16) | Regional Clock / GPIO pair / 2 single-ended | | | | SA (1:0) | 2 single-ended GPIO | | | 17 | XRM_DB (15:0) | 16 diff. Pairs / 32 single-ended | | Group B | | XRM_DB_CC (16) | Regional Clock / GPIO pair / 2 single-ended | | | | SB (1:0) | 2 single-ended GPIO | | | | XRM_DC (15:0) | 16 diff. Pairs / 32 single-ended | | Group C | 16 | XRM_DC_CC (16) | Regional Clock / GPIO pair / 2 single-ended | | | | SC (1:0) | 2 single-ended GPIO | | | | XRM_DD (15:0) | 16 diff. Pairs / 32 single-ended | | Group D | 15 | XRM_DD_CC (16) | Regional Clock / GPIO pair / 2 single-ended | | | | SD (3:0) | 4 single-ended GPIO | Table 13: XRM GPIO Groups The complete XRM pinout is shown in Appendix B. ## 5.3 Clocks Figure 5 : Clocks #### 5.3.1 200MHz Reference Clock (REFCLK200M) The fixed 200MHz reference clock "REFCLK200M" is a differential clock signal using LVDS. This signal is widely distributed throughout the board. It is distributed to the bridge FPGA, Bank 14 of the Target FPGA and to two places on Bank 32 of the Target FPGA. Both branches of the clock at bank 32 are intended for use with the memory interfaces. They are converted to HSTL for compatibility with the I/O voltage of the bank. This clock can be used to generate application-specific clock frequencies using the PLLs within the FPGA. It is also suitable as the reference clock for the IO delay control block (IDELAYCTRL). | | Signal | Frequency | Target FPGA Input | IO Standard | "P" pin | "N" pin | |---|--------------|-----------|-------------------|-------------|---------|---------| | | REFCLK200M_1 | 200 MHz | IO_L11_T1_MRCC_14 | LVDS | T26 | T27 | | 1 | REFCLK200M_2 | 200 MHz | IO_L12_T1_MRCC_32 | HSTL_I | AF17 | AG17 | | 1 | REFCLK200M_3 | 200 MHz | IO_L13_T1_MRCC_32 | HSTL_I | AD18 | AE18 | Table 14: REFCLK200M Connections #### 5.3.2 250MHz Reference Clock (REFCLK250M) The reference clock "REFCLK250" is a differential clock generated onboard and is intended for use with the MPTL local bus link to the bridge FPGA. | Signal | Frequency | Target FPGA Input | IO Standard | "P" pin | "N" pin | |-----------|-----------|-------------------|-------------|---------|---------| | REFCLK250 | 250 MHz | MGTREFCLK0_115 | LVDS | R8 | R7 | Table 15: REFCLK250 Connections #### 5.3.3 PCIe Reference Clock 0 (PCIEREFCLK0) The 100MHz PCI Express reference clock "PCIEREFCLKO" is provided by the carrier card through the Primary XMC connector, P5 at pins A19 and B19. This clock is buffered into two PCI Express reference clocks that are forwarded to the Bridge and Target FPGA respectively. | Signal | Frequency | Target FPGA Input | IO Standard | "P" pin | "N" pin | |-------------|-----------|-------------------|-------------|---------|---------| | PCIEREFCLK0 | 100 MHz | MGTREFCLK1_116 | LVDS | N8 | N7 | #### Table 16 : PCIEREFCLK0 Connections #### 5.3.4 PCIe Reference Clock 1 (PCIEREFCLK1) The reference clock "PCIEREFCLK1" is a differential clock provided by a carrier card through the Secondary XMC connector P6 at pins A19 and B19. | Signal | Frequency | Target FPGA Input | IO Standard | "P" pin | "N" pin | |-------------|-----------|-------------------|-------------|---------|---------| | PCIEREFCLK1 | 100 MHz | MGTREFCLK0_118 | LVDS | C8 | C7 | Table 17 : PCIEREFCLK1 Connections ## 5.3.5 Programmable Clocks (PROGCLK0:1) There are two user-programable clocks using LVDs. These clocks are programmable through the Alpha Data ADM-XRC Gen 3 SDK. "PROGCLK0" is generated in the Bridge FPGA by the the Alpha Data ADB3 driver and offers a less accurate frequency resolution, but with a wider programmable frequency range. "PROGCLK1" is generated by a dedicated programmable clock generator IC and offer extremely high frequency resolutions (1com increments). | Signal | Frequency | Target FPGA Input | IO Standard | "P" pin | "N" pin | |----------|---------------|-------------------|-------------|---------|---------| | PROGCLK0 | 5 - 700 MHz | IO_L13_T2_MRCC_14 | LVDS | U27 | U28 | | PROGCLK1 | 5 - 312.5 MHz | MGTREFCLK1_117 | LVDS | J8 | J7 | Table 18: PROGCLK Connections ### 5.3.6 Module-Carrier Global Clock (GCLK\_M2C) The clock "GCLK\_M2C" is a differential clock signal using LVDS. It is provided by an XRM module through the XRM connector, CN1, at pins 110 & 108. It is connected to an MRCC input on the Target FPGA. | Signal | Frequency | Target FPGA Input | IO Standard | "P" pin | "N" pin | |----------|-----------|-------------------|-------------|---------|---------| | GCLK_M2C | Variable | IO_L13_T2_MRCC_16 | LVDS | D27 | C27 | Table 19 : GCLK M2C Connections #### 5.3.7 Module-Carrier MGT Clock (MGTCLK M2C) The reference clock "MGTCLK\_M2C" is a differential clock signal using LVDS. The clock is provided by an XRM module through the XRM connector, CN1, at pins 109 & 111. It is connected to MGT Bank 117 on the Target FPGA for anolication specific frequencies (I increase.) | Signal | Frequency | Target FPGA Input | IO Standard | "P" pin | "N" pin | |------------|-----------|-------------------|-------------|---------|---------| | MGTCLK_M2C | Variable | MGTREFCLK0_117 | LVDS | G8 | G7 | Table 20 : MGTCLK M2C Connections #### 5.3.8 Carrier-Module PECL Clock (PECL\_CLK\_C2M) The clock "PECL\_CLK\_C2M" is a differential clock signal using 2.5V PECL levels. The clock is provided by the target FPGA and connected to an XRM module through the XRM connector. CN1, at pins 113 & 115. | Signal | Frequency | Target FPGA Input | IO Standard | "P" pin | "N" pin | |--------------|-----------|-------------------|-------------|---------|---------| | PECL_CLK_C2M | Variable | IO_L12_T1_MRCC_18 | PECL | G13 | F13 | Table 21 : PECL CLK C2M Connections ## 5.4 Configuration #### 5.4.1 JTAG A JTAG boundary scan chain is connected to header J1. This allows the connection of the Xilinx™ JTAG cable for FPGA configuration and debug using the appropriate Xilinx™ tools. The JTAG Header pinout is shown in Figure JTAG Header J1: Figure 6: JTAG Header J1 The scan chain is shown in Figure JTAG Boundary Scan Chain: Figure 7: JTAG Boundary Scan Chain If the boundary scan chain is connected to the interface at the XMC connector (switch SW1-5 is ON), Header J1 should not be used. #### 5.4.2 Select Map (via the Bridge FPGA) The target FPGA can be configured through its Select Map interface on bank 14. The select map interface is connected to the bridge FPGA and it is through this that the target FPGA can be configured. At power up, if valid data is stored in the flash memory the bridge will automatically configure the Target FPGA. This sequence can be inhibited by turning the Flash Boot Inhibit (FBI) switch, Switch SW1-4 to ON. The target FPGA may also be configured/reconfigured at any time by invoking an ADMXRC3 API function on a host machine with the Alpha Data ADB3 Device Driver installed. #### 5.4.3 Quad SPI Flash TRD Page Intentionally left blank # **Appendix A: Rear Connector Pinouts** # Appendix A.1: Primary XMC Connector, P5 # Appendix A.1.1: P5 Pinout | | A | В | С | D | E | F | |-----|-----------|-----------|---------|--------|---------|------------| | 1: | PET_PO | PET_NO | 3V3 | PET_P1 | PET_N1 | VPWR | | 2: | GND | GND | TRST_L | GND | GND | MRSTI_L | | 3: | PET_P2 | PET_N2 | 3V3 | PET_P3 | PET_N3 | VPWR | | 4: | GND | GND | TCK | GND | GND | MRSTO_L | | 5: | PET_P4 | PET_N4 | 3V3 | PET_P5 | PET_N5 | VPWR | | 6: | GND | GND | TMS | GND | GND | 12V0 | | 7: | PET_P6 | PET_N6 | 3V3 | PET_P7 | PET_N7 | VPWR | | 8: | GND | GND | TDI | GND | GND | M12V0 | | 9: | | | | | | VPWR | | 10: | GND | GND | TDO | GND | GND | GAO | | 11: | PER_PO | PER_NO | MBIST_L | PER_P1 | PER_N1 | VPWR | | 12: | GND | GND | GA1 | GND | GND | MPRESENT_L | | 13: | PER_P2 | PER_N2 | 3V3_AUX | PER_P3 | PER_N3 | VPWR | | 14: | GND | GND | GA2 | GND | GND | I2C_SDA | | 15: | PER_P4 | PER_N4 | | PER_P5 | PER_N5 | VPWR | | 16: | GND | GND | MVMRO | GND | GND | MSCL | | 17: | PER_P6 | PER_N6 | | PER_P7 | PER_N7 | ERROR | | 18: | GND | GND | | GND | GND | ERROR | | 19: | REFCLK0_P | REFCLK0_N | | WAKE_L | ROOTO_L | ERROR | Table 22 : P5 Pinout ## Appendix A.1.2: P5 Signal Description | Pin Name | Direction | Description | |--------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VPWR | - | Supply Rail. May be 12.0V or 5.0V | | 3V3 | - | 3.3V Supply Rail | | 12V0 | - | 12.0V Supply Rail | | M12V0 | - | -12.0V Supply Rail | | 3V3_AUX | e. | 3.3V Auxiliary Supply Rail. This rail is used for onboard monitoring circuits. If this rail isn't supplied by the carrier a resistor fit option allows the monitoring circuits to be supplied by 3.3V | | PET_P/N(7:0) | Out | PCI Express Transmit Differential Pairs | | PER_P/N(7:0) | In | PCI Express Receive Differential Pairs | | REFCLK0_P/N | In | PCI Express 100 MHz Reference Clock provided by Carrier for P15 PCI<br>Express Interface or combined P15 & P16 PCI Express Interface | | WAKE_L | Out | PCI Express open-drain signal to Carrier to reactivate the main power rails and reference clocks for the PCI Express links | | ROOT0_L | Out | PCI Express signal to Carrier to indicate the XMC is designated to be<br>the Root Complex and shall perform PCI Express bus enumeration | | MSCL | In | IPMI I2C serial clock | | MSDA | In | IPMI I2C serial data | | GA(2:0) | In | IPMI I2C channel select used to set the address of the onboard IPMI<br>EEPROM. The EEPROM has address 0b101 0[GA2][GA1][GA0] | | MBIST_L | Out | XMC Built-In Self Test. Asserted (driven low) until the FPGA with PCIe interface is configured. In normal operation , this is the bridge FPGA. In Bridge Bypass mode , it is the target FPGA. | | MVMRO | In | XMC Write Prohibit. This signal is an input from the carrier. When asserted (high), all writes to non-volatile memories are inhibited. This is indicated by the Amber LED, D7. | | MRSTI_L | In | XMC Reset In. This signal is an active low input from the carrier. When asserted, the bridge FPGA will be reset. The MRSTI# signal is translated to 2.5V levels and connected to the target FPGA at pin U24. | | MRSTO_L | Out | XMC Reset Out. When the FPGA with PCIe interface is not the Root Complex, this signal is asserted (driven low) only while FPGA is configured. When it is the Root Complex, this signal is also driven by the FPGA's reset out signal. | | MPRESENT_L | In | XMC Presence. Tied low by XMC to indicate presence to Carrier. | | TRST_L | In | JTAG reset | | TCK | In | JTAG clock | | TMS | In | JTAG mode select | | TDI | In | JTAG test data in | | TDO | Out | .ITAG test data out | Table 23 : P5 Signal Description # Appendix A.2: Secondary XMC Connector, P6 # Appendix A.2.1: P6 Pinout | | A | В | С | D | E | F | |-----|-------------------------|-------------------------|-------------|-------------------------|-------------------------|-------------| | 1: | P6_TX_P0 | P6_TX_N0 | P6_GPIO_P18 | P6_TX_P1 | P6_TX_N1 | P6_GPIO_N18 | | 2: | GND | GND | P6_GPIO_N16 | GND | GND | P6_GPIO_N17 | | 3: | P6_TX_P2 | P6_TX_N2 | P6_GPIO_P16 | P6_TX_P3 | P6_TX_N3 | P6_GPIO_P17 | | 4: | GND | GND | P6_GPIO_N14 | GND | GND | P6_GPIO_N15 | | 5: | P6_TX_P4 or<br>ETH_DB_N | P6_TX_N4 or<br>ETH_DB_P | P6_GPIO_P14 | P6_TX_P5 or<br>ETH_DA_N | P6_TX_N5 or<br>ETH_DA_P | P6_GPIO_P15 | | 6: | GND | GND | P6_GPIO_N12 | GND | GND | P6_GPIO_N13 | | 7: | P6_TX_P6 or<br>ETH_DD_N | P6_TX_N6 or<br>ETH_DD_P | P6_GPIO_P12 | P6_TX_P7 or<br>ETH_DC_N | P6_TX_N7 or<br>ETH_DC_P | P6_GPIO_P13 | | 8: | GND | GND | P6_GPIO_N10 | GND | GND | P6_GPIO_N11 | | 9: | - | - | P6_GPIO_P10 | - | - | P6_GPIO_P11 | | 10: | GND | GND | P6_GPIO_N8 | GND | GND | P6_GPIO_N9 | | 11: | P6_RX_P0 | P6_RX_N0 | P6_GPIO_P8 | P6_RX_P 1 | P6_RX_N 1 | P6_GPIO_P9 | | 12: | GND | GND | P6_GPIO_N6 | GND | GND | P6_GPIO_N7 | | 13: | P6_RX_P2 | P6_RX_N2 | P6_GPIO_P6 | P6_RX_P3 | P6_RX_N3 | P6_GPIO_P7 | | 14: | GND | GND | P6_GPIO_N4 | GND | GND | P6_GPIO_N5 | | 15: | P6_RX_P4 | P6_RX_N4 | P6_GPIO_P4 | P6_RX_P5 | P6_RX_N5 | P6_GPIO_P5 | | 16: | GND | GND | P6_GPIO_N2 | GND | GND | P6_GPIO_N3 | | 17: | P6_RX_P6 | P6_RX_N6 | P6_GPIO_P2 | P6_RX_P7 | P6_RX_N7 | P6_GPIO_P3 | | 18: | GND | GND | P6_GPIO_N0 | GND | GND | P6_GPIO_N1 | | 19: | REFCLK1_P | REFCLK1_N | P6_GPIO_P0 | - | - | P6_GPIO_P1 | Table 24 : P6 Pinout ## Appendix A.2.2: P6 Signal Description | Pin Name | Direction | Description | |----------------------------------------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------| | P6_TX_P/N(7:0) | Out | P6 Serial Data Transmit Differential Pairs | | P6_RX_P/N(7:0) | In | P6 Serial Data Receive Differential Pairs | | PCIEREFCLK1_P/N | In | PCI Express 100 MHz Reference Clock provided by Carrier for P6 PCI<br>Express Interface when distinct from P5 PCI Express Interface | | ETH_Dx_P/N | Bi-Directional | 10/100/1000 Base-T Ethernet Interface | | P6 GPIO P/N(18:0) Bi-Directional P6 General Purpose I/O Differential Pairs | | P6 General Purpose I/O Differential Pairs | Table 25 : P6 Signal Description #### Appendix A.2.3: P6 GPIO Pin Map | PO AE23 SRCC NO AF23 SRCC P1 AG20 - N1 AF20 - P2 AF21 - P2 AF20 - N3 AA20 - N3 AA20 - N4 AB20 - P4 AB24 - M4 AC25 - P5 AD21 - N5 AE21 - P6 AC24 - N6 AD24 - P7 AC22 - N7 AD22 - N7 AD22 - N8 AE25 - P1 AG22 - N7 AD22 - N8 AE26 - N8 AE26 - N8 AE27 - N8 AE27 - N7 AD22 - N8 AE28 - N8 AE28 - P1 AG24 - N8 AE26 - N8 AE26 - N8 AE27 - N7 AD22 - N8 AE28 - N8 AE28 - N8 AE28 - N8 AE26 - N9 AE28 - N8 AE26 - N9 AE28 - N8 AE26 - N10 AG23 MRCC N10 AG23 MRCC N10 AG23 MRCC N10 AG23 MRCC N10 AG23 MRCC N10 AG24 - P11 AG24 SRCC N11 AG24 SRCC N11 AG24 SRCC N11 AG24 - N12 AZ65 - N12 AZ65 - N13 AA25 - P14 AG22 - N14 AG22 - N15 AG23 - N15 AG24 - N16 AG20 - N17 AG24 - N17 AG24 - N18 AG26 - N19 AG26 - N10 AG27 - N10 AG27 - N10 AG28 - N11 AA26 - N11 AA26 - N11 AA26 - N12 AK26 - N13 AA26 - N14 AH22 - N15 AK20 - N15 AK20 - N16 AK20 - N16 AK20 - N16 AK20 - | Signal | FPGA Pin | Clock Capability | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------|------------------| | P1 AG20 | P0 | AE23 | SRCC | | N1 A420 | N0 | AF23 | SRCC | | P2 AF20 | P1 | AG20 | - | | N2 AF21 P3 AA20 - P3 AA20 - N3 AA20 - N3 AA20 - P4 AB24 P4 AB24 - N4 AC25 - P5 AD21 - N5 AE21 - P6 AC24 - N6 AD24 - P7 AC22 - N7 AD22 - P7 AC22 - N7 AD22 - P8 AE25 - N8 AE25 - N8 AE26 - N8 AE26 - N8 AE26 - N9 AC27 AC27 AC27 AC27 AC27 AC27 AC27 AC27 | N1 | AH20 | - | | P3 | P2 | AF20 | - | | NS AB20 | N2 | AF21 | - | | P4 A824 - A825 - A25 - A27 A | P3 | AA20 | - | | N4 AC25 | N3 | AB20 | - | | P5 AD21 N5 AE21 N6 AE21 P6 AC24 N6 AD24 P7 AC22 N7 AD22 P8 AE25 P8 AE25 P9 AD23 MRCC N0 AE24 MRCC P10 AF22 MRCC N10 AG23 MRCC P11 AG24 SRCC N11 AG24 SRCC N11 AH24 SRCC N11 AH24 SRCC N12 AC25 P13 AG25 P14 AG26 P15 AG26 P17 AG27 N13 AH25 P18 AG27 N13 AG28 P14 AG22 N14 AG22 N15 AG28 N16 AG28 N17 AG26 P17 AG27 P18 AG27 P19 AG28 P19 AG28 P19 AG28 P10 AG28 P10 AG28 P11 AG28 P11 AG29 P11 AG29 P12 AG25 P13 AG25 P14 AG29 P15 AG25 P14 AG29 P15 AG26 P15 AG26 P15 AG26 P16 AK20 P16 AK20 P16 AK20 P16 AK20 P16 AK20 | P4 | AB24 | - | | NS AE21 P6 AC24 P6 AC24 P7 AC22 P7 AC22 N7 AD22 P8 AE25 N8 AF25 N8 AF25 P9 AE24 MRCC N9 AE24 MRCC N10 AF22 MRCC N10 AF22 MRCC P11 AC23 MRCC P11 AC24 SRCC N11 AC24 SRCC N11 AC24 SRCC N11 AC24 SRCC N11 AC25 P12 AC25 N12 AC25 N13 AC25 N14 AC25 N15 AC25 N13 AC25 N14 AC25 N15 AC26 N16 AC26 N17 AC26 N17 AC27 N17 AC27 N18 AC27 N19 AC27 N19 AC27 N10 AC28 N11 A | N4 | AC25 | - | | P6 AC24 N6 AD24 P7 AC22 N7 AD22 P8 AE25 P8 AE25 P9 AD23 MRCC N9 AE24 MRCC N10 AF22 MRCC N10 AF22 MRCC N110 AG23 MRCC P11 AG24 SRCC N111 AG24 SRCC N11 AG24 SRCC N11 AH24 SRCC N11 AH24 SRCC N11 AH24 SRCC N11 AH26 N12 AK26 SRCC N11 AH26 SRCC N11 AH26 SRCC N12 AK26 SRCC N11 AH26 SRCC N12 AK26 SRC | P5 | AD21 | - | | N6 | N5 | AE21 | - | | P7 AC22 N7 AD22 P8 AE25 N8 AF25 P9 AD23 MRCC N9 AE24 MRCC P10 AF22 MRCC N10 AF22 MRCC N10 AF22 MRCC N11 AE24 SRCC N11 AE24 SRCC N11 AE25 N12 AK25 N13 AE25 N13 AE25 N13 AE25 N13 AE25 P14 AG22 - N14 AG22 N14 AG22 P15 AK23 N15 AK23 N15 AK23 P16 AK20 P16 AK20 - N17 AD20 - N18 AC26 - N19 AC27 N19 AC28 - N10 AG28 - N10 AG29 - N11 AG24 - N11 AG24 - N12 AK25 - N13 AAE25 - N14 AG25 - N15 AK24 - N16 AK20 - N17 AK20 - N17 AK20 - N18 AK20 - N19 | P6 | AC24 | - | | N7 AD22 P8 AE25 N8 AE25 N8 AE26 P9 AD23 MRCC N9 AE24 MRCC P10 AF22 MRCC N10 AG23 MRCC N11 AG24 SRCC N11 AG24 SRCC N11 AH24 SRCC N12 AA25 P13 AG25 P14 AG26 P15 AA26 P14 AG22 P15 AG25 P15 AG25 P16 AA26 N11 AH26 P17 AG26 P18 AG27 P19 AG27 P19 AG27 P19 AG28 P19 AG28 P19 AG28 P19 AG28 P19 AG28 P19 AG29 P | N6 | AD24 | - | | P8 AE25 | P7 | AC22 | - | | N8 | N7 | AD22 | - | | P9 AD23 MRCC N9 AE24 MRCC P10 AF22 MRCC N10 AG23 MRCC N110 AG23 MRCC P11 AG24 SRCC N11 AF24 SRCC N12 AL25 P12 AL24 N12 AK25 - N13 AG25 - N13 A425 P14 AG22 - N14 AG22 N14 AA22 P15 AK23 N15 AK24 P16 AK20 - | P8 | AE25 | - | | N9 AE24 MRCC P10 AF22 MRCC N10 AF22 MRCC N10 AG23 MRCC P11 AG24 SRCC N11 AH24 SRCC P12 AL24 - N12 AK25 - P13 AG25 - N13 AA25 - N13 AA25 - P14 AG22 - N14 AG22 - N14 AG22 - N14 AG22 - N14 AA22 - N15 AK23 - N16 AK20 - N17 AK20 - N18 | N8 | AF25 | - | | P10 AF22 MRCC N10 AG23 MRCC P11 AG24 SRCC N11 AH24 SRCC N11 AH24 SRCC P12 AJ24 - N12 AA25 - P13 AG25 - N13 AH25 - P14 AG22 - N14 AH25 - P15 AK23 - N15 AK24 - P16 AK20 - | P9 | AD23 | MRCC | | N10 | N9 | AE24 | MRCC | | P11 AG24 SRCC N11 AH24 SRCC P12 AJ24 - N12 AK25 - P13 AG25 - N13 AH25 - P14 AG22 - N14 AG22 - N14 AG22 - N14 AK20 - P15 AK23 - N15 AK24 - P16 AK20 - | P10 | AF22 | MRCC | | N11 AH24 SRCC P12 AJ24 - N12 AK25 - P13 AG25 - N13 AH25 - P14 AG22 - N14 AH22 - P15 AK23 - N15 AK24 - P16 AK20 - | N10 | AG23 | MRCC | | P12 AJ24 | P11 | AG24 | SRCC | | N12 AK25 | N11 | AH24 | SRCC | | P13 AG25 N13 AH25 P14 AG22 N14 AH22 P15 AK23 N15 AK24 P16 AK20 | P12 | AJ24 | - | | N13 A425 | N12 | AK25 | - | | P14 AG22 - N14 AH22 - P15 AK23 - N15 AK24 - P16 AK20 - | P13 | AG25 | - | | N14 AH22 - P15 AK23 - N15 AK24 - P16 AK20 - | N13 | AH25 | - | | P15 AK23 - N15 AK24 - P16 AK20 - | P14 | AG22 | - | | N15 AK24 - P16 AK20 - | N14 | AH22 | - | | P16 AK20 - | P15 | AK23 | - | | | N15 | AK24 | - | | N16 AK21 - | P16 | AK20 | - | | | N16 | AK21 | - | Table 26 : P6 GPIO Pin Map (continued on next page) | Signal | FPGA Pin | Clock Capability | |--------|----------|------------------| | P17 | AJ22 | | | N17 | AJ23 | - | | P18 | AH21 | - | | N18 | AJ21 | - | Table 26 : P6 GPIO Pin Map # Appendix A.3: PMC Connector P4 # Appendix A.3.1: P4 Pinout | Signal | FPGA Pin | Clock<br>Capability | P4 Pin | P4 Pin | Clock<br>Capability | FPGA Pin | Signal | |--------|----------|---------------------|--------|--------|---------------------|----------|--------| | P4_P1 | AA25 | - | 1 | 2 | - | AD29 | P4_P2 | | P4_N1 | AB25 | - | 3 | 4 | - | AE29 | P4_N2 | | P4_P3 | W29 | - | 5 | 6 | - | Y28 | P4_P4 | | P4_N3 | Y29 | - | 7 | 8 | - | AA28 | P4_N4 | | P4_P5 | AA22 | - | 9 | 10 | - | Y23 | P4_P6 | | P4_N5 | AA23 | - | 11 | 12 | - | Y24 | P4_N6 | | P4_P7 | AC26 | - | 13 | 14 | - | Y21 | P4_P8 | | P4_N7 | AD26 | - | 15 | 16 | - | AA21 | P4_N8 | | P4_P9 | AC20 | - | 17 | 18 | SRCC | AD27 | P4_P10 | | P4_N9 | AC21 | - | 19 | 20 | SRCC | AD28 | P4_N10 | | P4_P11 | AE28 | SRCC | 21 | 22 | - | AF26 | P4_P12 | | P4_N11 | AF28 | SRCC | 23 | 24 | - | AF27 | P4_N12 | | P4_P13 | AH26 | - | 25 | 26 | - | AG27 | P4_P14 | | P4_N13 | AH27 | - | 27 | 28 | - | AG28 | P4_N14 | | P4_P15 | AJ27 | - | 29 | 30 | - | AJ26 | P4_P16 | | P4_N15 | AK28 | - | 31 | 32 | - | AK26 | P4_N16 | | P4_P17 | Y26 | - | 33 | 34 | - | AB22 | P4_P18 | | P4_N17 | AA26 | - | 35 | 36 | - | AB23 | P4_N18 | | P4_P19 | AA27 | - | 37 | 38 | MRCC | AG29 | P4_P20 | | P4_N19 | AB28 | - | 39 | 40 | MRCC | AH29 | P4_N20 | | P4_P21 | AJ28 | - | 41 | 42 | MRCC | AB27 | P4_P22 | | P4_N21 | AJ29 | - | 43 | 44 | MRCC | AC27 | P4_N22 | | P4_P23 | AG30 | - | 45 | 46 | - | AK29 | P4_P24 | | P4_N23 | AH30 | - | 47 | 48 | - | AK30 | P4_N24 | | P4_P25 | AC29 | - | 49 | 50 | - | AE30 | P4_P26 | | P4_N25 | AC30 | - | 51 | 52 | - | AF30 | P4_N26 | | P4_P27 | Y30 | - | 53 | 54 | - | AB29 | P4_P28 | | P4_N27 | AA30 | - | 55 | 56 | - | AB30 | P4_N28 | | P4_P29 | W27 | - | 57 | 58 | - | V25 | P4_P30 | | P4_N29 | W28 | - | 59 | 60 | - | W26 | P4_N30 | | P4_P31 | V19 | - | 61 | 62 | | U22 | P4_P32 | Table 27 : P4 Pinout (continued on next page) | Signal | FPGA Pin | Clock<br>Capability | P4 Pin | P4 Pin | Clock<br>Capability | FPGA Pin | Signal | |--------|----------|---------------------|--------|--------|---------------------|----------|--------| | P4_N31 | V20 | - | 63 | 64 | - | U23 | P4_N32 | Table 27 : P4 Pinout ### Appendix A.3.2: P4 Signal Description | Pin Name | Direction | Description | |-------------------|----------------|-------------------------------------------| | P4_GPIO_P/N(31:0) | Bi-Directional | P4 General Purpose I/O Differential Pairs | | | | | Table 28 : P4 Signal Description ### Appendix A.4: Rear MGT Connections to the Target FPGA | Signal | TGT FPGA "P" Pin | TGT FPGA "N" Pin | |------------------------|------------------|------------------| | MPTL_T2B<0>/PCIE_TX<0> | Y2 | Y1 | | MPTL_T2B<1>/PCIE_TX<1> | V2 | V1 | | MPTL_T2B<2>/PCIE_TX<2> | U4 | U3 | | MPTL_T2B<3>/PCIE_TX<3> | T2 | T1 | | PCIE_TX<4> | L4 | L3 | | PCIE_TX<5> | M2 | M1 | | PCIE_TX<6> | N4 | N3 | | PCIE_TX<7> | P2 | P1 | | P6_TX<0>/XRM_C2M<0> | K2 | K1 | | P6_TX<1>/XRM_C2M<1> | J4 | J3 | | P6_TX<2>/XRM_C2M<2> | H2 | H1 | | P6_TX<3>/XRM_C2M<3> | F2 | F1 | | P6_TX<4>/XRM_C2M<4> | D2 | D1 | | P6_TX<5>/XRM_C2M<5> | C4 | C3 | | P6_TX<6>/XRM_C2M<6> | B2 | B1 | | P6_TX<7>/XRM_C2M<7> | A4 | A3 | | - | - | - | | MPTL_T2B<0>/PCIE_RX<0> | AA4 | AA3 | | MPTL_T2B<1>/PCIE_RX<1> | Y6 | Y5 | | MPTL_T2B<2>/PCIE_RX<2> | W4 | W3 | | MPTL_T2B<3>/PCIE_RX<3> | V6 | V5 | | PCIE_RX<4> | M5 | M6 | | PCIE_RX<5> | P6 | P5 | | PCIE_RX<6> | R4 | R3 | | PCIE_RX<7> | T6 | T5 | | P6_RX<0>/XRM_M2C<0> | K6 | K5 | | P6_RX<1>/XRM_M2C<1> | H6 | H5 | | P6_RX<2>/XRM_M2C<2> | G4 | G3 | | P6_RX<3>/XRM_M2C<3> | F6 | F5 | | P6_RX<4>/XRM_M2C<4> | E4 | E3 | | P6_RX<5>/XRM_M2C<5> | D6 | D5 | | P6_RX<6>/XRM_M2C<6> | B6 | B5 | | P6_RX<7>/XRM_M2C<7> | A8 | A7 | | | | | Table 29: Rear MGT Connections to the Target FPGA # Appendix B: Front (XRM) Connector Pinouts The XRM interface consists of two connectors: CN1 and CN2. CN1 is a 180-way Samtec QSH in 3 fields. It is for general-purpose signals, power and module control. CN2 is a 28-way Samtec QSE-DP for high-speed serial (MGT) links. #### Appendix B.1: XRM Connector CN1, Field 1 | Signal | FPGA | Samtec | Samtec | FPGA | Signal | |--------|------|--------|--------|------|--------| | DA_N0 | J12 | 1 | 2 | L13 | DA_N1 | | DA_P0 | J11 | 3 | 4 | L12 | DA_P1 | | DA_N2 | J13 | 5 | 6 | K14 | DA_P3 | | DA_P2 | K13 | 7 | 8 | J14 | DA_N3 | | DA_N4 | H12 | 9 | 10 | E15 | DA_N5 | | DA_P4 | H11 | 11 | 12 | E14 | DA_P5 | | DA_N6 | E11 | 13 | 14 | D13 | DA_N7 | | DA_P6 | F11 | 15 | 16 | D12 | DA_P7 | | DA_P8 | F12 | 17 | 18 | J16 | DA_P9 | | DA_N8 | E13 | 19 | 20 | H16 | DA_N9 | | DA_N10 | B12 | 21 | 22 | A12 | DA_N11 | | DA_P10 | C12 | 23 | 24 | A11 | DA_P11 | | DA_N12 | C11 | 25 | 26 | L16 | DA_P13 | | DA_P12 | D11 | 27 | 28 | K16 | DA_N13 | | DA_N14 | K15 | 29 | 30 | H15 | DA_P15 | | DA_P14 | L15 | 31 | 32 | G15 | DA_N15 | | DB_N0 | H22 | 33 | 34 | F22 | DB_N1 | | DB_P0 | H21 | 35 | 36 | G22 | DB_P1 | | SA_0 | G12 | 37 | 38 | H14 | | | 3V3 | - | 39 | 40 | G14 | | | 3V3 | - | 41 | 42 | - | | | 3V3 | - | 43 | 44 | - | 2V5 | | 5V0 | - | 45 | 46 | - | VREF | | 5V0 | - | 47 | 48 | - | VccIO | | VBATT | - | 49 | 50 | - | VccIO | | 12V0 | - | 51 | 52 | - | VccIO | | 12V0 | - | 53 | 54 | - | M12V0 | | | - | 55 | 56 | - | | | | - | 57 | 58 | - | | | | - | 59 | 60 | - | | Table 30 : XRM Connector CN1, Field 1 ## Appendix B.2: XRM Connector CN1, Field 2 | Signal | FPGA | Samtec | Samtec | FPGA | Signal | |--------|------|--------|--------|------|--------| | DB_N2 | D18 | 61 | 62 | L18 | DB_N3 | | DB_P2 | D17 | 63 | 64 | L17 | DB_P3 | | DB_N4 | F17 | 65 | 66 | H19 | DB_N5 | | DB_P4 | G17 | 67 | 68 | J19 | DB_P5 | | DB_N6 | B17 | 69 | 70 | J18 | DB_N7 | | DB_P6 | C17 | 71 | 72 | K18 | DB_P7 | | DB_N8 | C16 | 73 | 74 | H20 | DB_P9 | | DB_P8 | D16 | 75 | 76 | G20 | DB_N9 | | DB_P10 | F21 | 77 | 78 | H17 | DB_N11 | | DB_N10 | E21 | 79 | 80 | J17 | DB_P11 | | DB_N12 | C21 | 81 | 82 | E19 | DB_P13 | | DB_P12 | D21 | 83 | 84 | D19 | DB_N13 | | DB_N14 | C22 | 85 | 86 | F18 | DB_N15 | | DB_P14 | D22 | 87 | 88 | G18 | DB_P15 | | | F20 | 89 | 90 | E18 | SB_1 | | | E20 | 91 | 92 | F23 | SC_0 | | SA_1 | F16 | 93 | 94 | G25 | SC_1 | | SB_0 | G19 | 95 | 96 | M19 | SD_0 | | | C25 | 97 | 98 | A23 | DC_N1 | | | B25 | 99 | 100 | B23 | DC_P1 | | DC_N0 | D24 | 101 | 102 | L25 | | | DC_P0 | E24 | 103 | 104 | K25 | | | SD_1 | P19 | 105 | 106 | N22 | SD_3 | | SD_2 | N21 | 107 | 108 | D27 | | | | G8 | 109 | 110 | C27 | | | | G7 | 111 | 112 | - | | | | F13 | 113 | 114 | - | | | | G13 | 115 | 116 | - | | | | A4 | 117 | 118 | A8 | | | | A3 | 119 | 120 | A7 | | Table 31 : XRM Connector CN1, Field 2 #### Appendix B.3: XRM Connector CN1, Field 3 | Signal | FPGA | Samtec | Samtec | FPGA | Signal | |--------|------|--------|--------|------|--------| | DC_P2 | D29 | 121 | 122 | C24 | DC_P3 | | DC_N2 | C30 | 123 | 124 | B24 | DC_N3 | | DC_N4 | C26 | 125 | 126 | B27 | DC_P5 | | DC_P4 | D26 | 127 | 128 | A27 | DC_N5 | | DC_P6 | E28 | 129 | 130 | A25 | DC_P7 | | DC_N6 | D28 | 131 | 132 | A26 | DC_N7 | | DC_N8 | B29 | 133 | 134 | A30 | DC_N9 | | DC_P8 | C29 | 135 | 136 | B30 | DC_P9 | | DC_P10 | F26 | 137 | 138 | A28 | DC_N11 | | DC_N10 | E26 | 139 | 140 | B28 | DC_P11 | | DC_P12 | E29 | 141 | 142 | F28 | DC_N13 | | DC_N12 | E30 | 143 | 144 | G28 | DC_P13 | | DC_N14 | E25 | 145 | 146 | L21 | DD_P1 | | DC_P14 | F25 | 147 | 148 | K21 | DD_N1 | | DD_P0 | K26 | 149 | 150 | D23 | DC_N15 | | DD_N0 | J26 | 151 | 152 | E23 | DC_P15 | | DD_P2 | L26 | 153 | 154 | J22 | DD_N3 | | DD_N2 | L27 | 155 | 156 | J21 | DD_P3 | | DD_N4 | H29 | 157 | 158 | J28 | DD_N5 | | DD_P4 | J29 | 159 | 160 | J27 | DD_P5 | | DD_P6 | M28 | 161 | 162 | L23 | DD_N7 | | DD_N6 | L28 | 163 | 164 | L22 | DD_P7 | | DD_N8 | K30 | 165 | 166 | K29 | DD_N9 | | DD_P8 | L30 | 167 | 168 | K28 | DD_P9 | | DD_N10 | N30 | 169 | 170 | J24 | DD_N11 | | DD_P10 | N29 | 171 | 172 | J23 | DD_P11 | | DD_N12 | M27 | 173 | 174 | M30 | DD_N13 | | DD_P12 | N27 | 175 | 176 | M29 | DD_P13 | | DD_N14 | N26 | 177 | 178 | K24 | DD_N15 | | DD_P14 | N25 | 179 | 180 | K23 | DD_P15 | Table 32 : XRM Connector CN1, Field 3 ### Appendix B.4: XRM Connector CN2 | Signal | FPGA | Samtec | Samtec | FPGA | Signal | |--------|------|--------|--------|------|--------| | | K2 | 1 | 2 | K6 | | | | K1 | 3 | 4 | K5 | | | | J4 | 5 | 6 | H6 | | | | J3 | 7 | 8 | H5 | | | | D2 | 9 | 10 | E4 | | | | D1 | 11 | 12 | E3 | | | | C4 | 13 | 14 | D6 | | | | C3 | 15 | 16 | D5 | | | | H2 | 17 | 18 | G4 | | | | H1 | 19 | 20 | G3 | | | | F2 | 21 | 22 | F6 | | | | F1 | 23 | 24 | F5 | | | | B2 | 25 | 26 | B6 | | | | B1 | 27 | 28 | B5 | | Table 33 : XRM Connector CN2 # **Revision History** | Date | Revision | Nature of Change | |----------|----------|-------------------------------------------------------------------------------------------------------------| | 13/08/12 | 1.0 | Initial Release | | 15/08/12 | 1.1 | Fixed frequency entry in Table 15 | | 12/09/12 | 1.2 | Amended number of P4 P/N pairs in Appendix A.3.2 | | 19/11/12 | 1.3 | Additional LEDs on PCB revision 2 reflected in \$r,<br>Amemded DD_CC_P16/N16 and MGTCLK_M2C_P errors in \$r | | 20/11/12 | 1.4 | Amended description in Section 5.3.4 | | 31/03/14 | 1.5 | Amended incorrect FPGA pin assignments in Appendix B | | 16/01/18 | 1.6 | Amended IPMI EEPROM section. | | 16/04/19 | 1.7 | Amended temperature limits within Table 10. | Address: Suite L4A, 160 Dundee Street, Edinburgh, EH11 1DQ, UK Telephone: +44 131 558 2600 Fax: +44 131 558 2700 email: sales@alpha-data.com website: http://www.alpha-data.com Address: 611 Corporate Circle, Suite H Golden, CO 80401 Telephone: (303) 954 8768 Fax: (866) 820 9956 - toll free email: sales @ alpha-data.com website: http://www.alpha-data.com